# Nested Vector Interrupt Controller (NVIC)

# Objective

This tutorial demonstrates how to use interrupts on a processor. In general, you will understand the concept behind interrupts on any processor, but we will use the SJ2 board as an example.

# What is an interrupt?

An interrupt is the hardware capability of a CPU to break the normal flow of software to attend an urgent request.

The science behind interrupts lies in the hardware that allows the CPU to be interrupted. Each peripheral in a micro-controller *may* be able to assert an interrupt to the CPU core, and then the CPU core would jump to the corresponding interrupt service routine (**ISR**) to service the interrupt.

#### ISR Procedure

The following steps demonstrate what happens when an interrupt occurs :

- CPU manipulates the PC (program counter) to jump to the ISR
- IMPORTANT: CPU will disable interrupts (or that priority level's interrupts until the end of ISR)
- Registers are saved before running the ISR (pushed onto the stack)
- ISR is run
- Registers are restored (popped from stack)
- Interrupts are re-enabled (or that priority level's interrupt is re-enabled)

On some processors, the savings and restoring of registers is a manual step and the compiler would help you do it. You can google the "GCC interrupt attribute" to study this topic further. On the SJ2 board, which uses LPC40xx (ARM Cortex M4), this step is automatically taken care of by the CPU hardware.

**CSNB123** 

COMPUTER ORGANIZATIONS

# Multiple Interrupts – Nested Interrupt Processing



Figure 1. Nested Interrupt Processing

# Nested Vector Interrupt Controller

Nested Vector Interrupt Controllers or NVIC for short, have two properties:

- Can handle multiple interrupts.
  - The number of interrupts implemented is device-dependent.
- A programmable priority level for each interrupt.
  - A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority.
- Level and pulse detection of interrupt signals.
- Grouping of priority values into group priority and sub-priority fields.
  - This means that interrupts of the same priority are grouped together and do not preempt each other.
  - Each interrupt also has a sub-priority field which is used to figure out the run order of pending interrupts of the same priority.
- Interrupt tail-chaining.
  - This enables back-to-back interrupt processing without the overhead of state saving and restoration between interrupts.
  - This saves us from the step of having to restore and then save the registers again.
- An external Non-maskable interrupt (NMI)

### **NVIC Interrupt Example**



Figure 2. Multiple Interrupt Processing

## The SW to HW Connection

Now that we understand how the CPU hardware services interrupts, we need to define how we inform the CPU WHERE our ISR function is located at.

# Interrupt Vector Table

This table is nothing but addresses of functions that correspond to the microcontroller interrupts. Specific interrupts use specific "slots" in this table, and we have to populate these spots with our software functions that service the interrupts.

| Table 2.2 Cortex-M3 Exception Types |                 |                                         |                                                                         |  |
|-------------------------------------|-----------------|-----------------------------------------|-------------------------------------------------------------------------|--|
| Exception<br>Number                 | Exception Type  | Priority (Default to 0 if Programmable) | Description                                                             |  |
| 0                                   | NA              | NA                                      | No exception running                                                    |  |
| 1                                   | Reset           | -3 (Highest)                            | Reset                                                                   |  |
| 2                                   | NMI             | -2                                      | NMI (external NMI input)                                                |  |
| 3                                   | Hard fault      | -1                                      | All fault conditions, if the corresponding fault handler is not enabled |  |
| 4                                   | MemManage fault | Programmable                            | Memory management fault; MPU violation or access to illegal locations   |  |
| 5                                   | Bus fault       | Programmable                            | Bus error (prefetch abort or data abort)                                |  |
| 6                                   | Usage fault     | Programmable                            | Program error                                                           |  |
| 7-10                                | Reserved        | NA                                      | Reserved                                                                |  |
| 11                                  | SVCall          | Programmable                            | Supervisor call                                                         |  |
| 12                                  | Debug monitor   | Programmable                            | Debug monitor (break points, watchpoints, or external debug request)    |  |
| 13                                  | Reserved        | NA                                      | Reserved                                                                |  |
| 14                                  | PendSV          | Programmable                            | Pendable request for system service                                     |  |
| 15                                  | SYSTICK         | Programmable                            | System tick timer                                                       |  |
| 16                                  | IRQ #0          | Programmable                            | External interrupt #0                                                   |  |
| 17                                  | IRQ #1          | Programmable                            | External interrupt #1                                                   |  |
| <br>255                             | <br>IRQ #239    | Programmable                            | <br>External interrupt #239                                             |  |

The number of external interrupt inputs is defined by chip manufacturers. A maximum of 240 external interrupt inputs can be supported. In addition, the Cortex-M3 also has an NMI interrupt input. When it is asserted, the NMI-ISR is executed unconditionally.

Figure 3. HW Interrupt Vector Table

# SJTwo (LPC40xx) Example

Using a linker script and compiler directives (commands for the compiler), the compiler is able to place the software interrupt vector table at a specific location that the CPU expects the interrupt vector table to be located at. This connects the dots about how the CPU is able to determine WHERE your interrupt service routines are located at. From there on, anytime a specific interrupt occurs, the CPU is able to fetch the address and make the JUMP.

```
static void halt(void);
  typedef void (*void_func_ptr_t)(void);
  __attribute__((section(".interrupt_vector_table"))) void_func_ptr_t interrupt_vector_table[
       /**
6
        * Core interrupt vectors - Mandated by Cortex-M4 core
        */
8
       (void_func_ptr_t)&_estack, // 0 ARM: Initial stack pointer
9
                                  // 1 ARM: Initial program counter
       cpu_startup_entry_point,
10
       halt,
                                  // 2 ARM: Non-maskable interrupt
11
       halt,
                                  // 3 ARM: Hard fault
12
       halt,
                                  // 4 ARM: Memory management fault
13
```

```
halt.
                                  // 5 ARM: Bus fault
14
       halt,
                                  // 6 ARM: Usage fault
15
       halt,
                                  // 7 ARM: Reserved
16
       halt,
                                  // 8 ARM: Reserved
17
       halt,
                                  // 9 ARM: Reserved
18
       halt,
                                  // 10 ARM: Reserved
19
       vPortSVCHandler,
                                  // 11 ARM: Supervisor call (SVCall)
20
       halt,
                                  // 12 ARM: Debug monitor
21
                                  // 13 ARM: Reserved
       halt,
22
       xPortPendSVHandler,
                                  // 14 ARM: Pendable request for system service (PendableSrvR
23
                                  // 15 ARM: System Tick Timer (SysTick)
       xPortSysTickHandler,
24
25
       /**
26
        * Device interrupt vectors - routed to a 'dispatcher' that allows users to register th
27
        * You can 'hijack' this vector and directly install your interrupt service routine
28
29
       lpc_peripheral__interrupt_dispatcher, // 16 wdt
30
       lpc_peripheral__interrupt_dispatcher, // 17 Timer 0
31
       lpc_peripheral__interrupt_dispatcher, // 18 Timer 1
32
       lpc_peripheral__interrupt_dispatcher, // 19 Timer 2
33
       lpc_peripheral__interrupt_dispatcher, // 20 Timer 3
34
       lpc_peripheral__interrupt_dispatcher, // 21 UART 0
35
       lpc_peripheral__interrupt_dispatcher, // 22 UART 1
36
       lpc_peripheral__interrupt_dispatcher, // 23 UART 2
37
       lpc_peripheral__interrupt_dispatcher, // 24 UART 3
38
       lpc_peripheral__interrupt_dispatcher, // 25 PWM 1
39
       lpc_peripheral__interrupt_dispatcher, // 26 I2C 0
40
       lpc_peripheral__interrupt_dispatcher, // 27 I2C 1
41
       lpc_peripheral__interrupt_dispatcher, // 28 I2C 2
42
       lpc_peripheral__interrupt_dispatcher, // 29 UNUSED
43
       lpc_peripheral__interrupt_dispatcher, // 30 SSP 0
44
       lpc_peripheral__interrupt_dispatcher, // 31 SSP 1
45
       lpc_peripheral__interrupt_dispatcher, // 32 PLL 0
46
       lpc_peripheral__interrupt_dispatcher, // 33 RTC and Event Monitor/Recorder
47
       lpc_peripheral__interrupt_dispatcher, // 34 External Interrupt 0 (EINT 0)
48
       lpc_peripheral__interrupt_dispatcher, // 35 External Interrupt 1 (EINT 1)
49
       lpc_peripheral__interrupt_dispatcher, // 36 External Interrupt 2 (EINT 2)
50
       lpc_peripheral__interrupt_dispatcher, // 37 External Interrupt 3 (EINT 3)
51
       lpc_peripheral__interrupt_dispatcher, // 38 ADC
52
       lpc_peripheral__interrupt_dispatcher, // 39 BOD
53
       lpc_peripheral__interrupt_dispatcher, // 40 USB
54
       lpc_peripheral__interrupt_dispatcher, // 41 CAN
55
       lpc_peripheral__interrupt_dispatcher, // 42 DMA Controller
56
       lpc_peripheral__interrupt_dispatcher, // 43 I2S
57
       lpc_peripheral__interrupt_dispatcher, // 44 Ethernet
58
       lpc_peripheral__interrupt_dispatcher, // 45 SD Card Interface
59
       lpc_peripheral__interrupt_dispatcher, // 46 Motor Control PWM
60
       lpc_peripheral__interrupt_dispatcher, // 47 PLL 1
61
       lpc_peripheral__interrupt_dispatcher, // 48 Quadrature Encoder
62
       lpc_peripheral__interrupt_dispatcher, // 49 USB Activity
63
       lpc_peripheral__interrupt_dispatcher, // 50 CAN Activity
```

```
lpc_peripheral__interrupt_dispatcher, // 51 UART 4
65
       lpc_peripheral__interrupt_dispatcher, // 52 SSP 2
66
       lpc_peripheral__interrupt_dispatcher, // 53 LCD
67
       lpc_peripheral__interrupt_dispatcher, // 54 GPIO Interrupt
68
       lpc_peripheral__interrupt_dispatcher, // 55 PWM 0
69
       lpc_peripheral__interrupt_dispatcher, // 56 EEPROM
70
71 };
72
73 static void halt(void) {
     // This statement resolves compiler warning: variable define but not used
74
     (void)interrupt_vector_table;
75
76
    while (true) {
77
78
79 }
```

Code Block 1. Software Interrupt Vector Table

• NOTE: that a vector table is really just a lookup table that hardware utilizes.

# Two Methods to set up an ISR on the SJ2

All of the methods require that you run this function to allow the NVIC to accept a particular interrupt request.

• NVIC\_EnableIRQ(EINT3\_IRQn);

Where the input is the IRQ number. This can be found in the LCP40xx.h file. Search for enum IRQn.

#### Method 1. Modify IVT

• We discourage modifying the <code>interrupt\_vector\_table.c</code> (or <code>startup.cpp</code> for SJ2) vector tables directly.

#### **IVT** modify

```
_attribute__((section(".interrupt_vector_table")))    void_func_ptr_t interrupt_vector_table[
      /**
2
       * Core interrupt vectors
3
4
       (void_func_ptr_t)&_estack, // 0 ARM: Initial stack pointer
5
       cpu_startup_entry_point, // 1 ARM: Initial program counter
6
                                  // 2 ARM: Non-maskable interrupt
      halt,
      halt,
                                  // 3 ARM: Hard fault
8
                                   // 4 ARM: Memory management fault
       halt,
9
       halt,
                                  // 5 ARM: Bus fault
10
```

```
halt.
                                  // 6 ARM: Usage fault
11
       halt,
                                  // 7 ARM: Reserved
12
       halt.
                                  // 8 ARM: Reserved
13
       halt,
                                  // 9 ARM: Reserved
14
       halt,
                                  // 10 ARM: Reserved
15
       vPortSVCHandler,
                                  // 11 ARM: Supervisor call (SVCall)
16
                                  // 12 ARM: Debug monitor
      halt,
17
      halt.
                                  // 13 ARM: Reserved
18
      xPortPendSVHandler,
                                  // 14 ARM: Pendable request for system service (PendableSrvR
19
       xPortSysTickHandler,
                                  // 15 ARM: System Tick Timer (SysTick)
20
21
       /**
22
        * Device interrupt vectors
23
24
       lpc_peripheral__interrupt_dispatcher, // 16 WDT
25
       lpc_peripheral__interrupt_dispatcher, // 17 Timer 0
26
       lpc_peripheral__interrupt_dispatcher, // 18 Timer 1
27
       lpc_peripheral__interrupt_dispatcher, // 19 Timer 2
28
       lpc_peripheral__interrupt_dispatcher, // 20 Timer 3
29
       lpc_peripheral__interrupt_dispatcher, // 21 UART 0
30
       lpc_peripheral__interrupt_dispatcher, // 22 UART 1
31
       lpc_peripheral__interrupt_dispatcher, // 23 UART 2
32
       my_own_uart3_interrupt, // 24 UART 3 <----- Install your function to the
33
      // ...
34
35 };
```

Code Block 3. Weak Function Override Template

### Method 2. ISR Register Function

There is a simple API defined at <code>lpc\_peripherals.h</code> that you can use. Be sure to check the implementation of this code module to actually understand what it is doing.



This is the best option! Please use this option almost always!

```
// Just your run-of-the-mill function
void my_uart3_isr(void) {
    do_something();
    clear_uart3_interrupt();
}

#include "lpc_peripherals.h"
int main() {
    lpc_peripheral__enable_interrupt(LPC_PERIPHERAL__UART3, my_uart3_isr);

// ... rest of the code
```

12 }

Code Block 5. Weak Function Override Template

| PROS                                                                                                                                                                                                                                                                                                     | CONS                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Can dynamically change ISR during runtime.</li> <li>Does not disturb core library files in the process of adding/changing ISRs.</li> <li>Always try to prevent changes to the core libraries.</li> <li>Does not cause compiler errors.</li> <li>Your ISR cpu utilization is tracked.</li> </ul> | <ul> <li>Must wait until main is called before ISR is registered</li> <li>Interrupt events could happen before main begins.</li> </ul> |

### What to do inside an ISR

Do very little inside an ISR. When you are inside an ISR, the whole system is blocked (other than higher priority interrupts). If you spend too much time inside the ISR, then you are destroying the real-time operating system principle and everything gets clogged.

With that said, here is the general guideline:

#### Short as possible

DO NOT POLL FOR ANYTHING! Try to keep loops as small as possible. Note that printing data over UART can freeze the entire system, including the RTOS for that duration. For instance, printing 4 chars may take 1ms at 38400bps.

#### FreeRTOS API calls

If you are using FreeRTOS API, you must use FromISR functions only! If a FromISR function does not exist, then don't use that API.

#### Clear Interrupt Sources

Clear the source of the interrupt. For example, if interrupt was for rising edge of a pin, clear the "rising edge" bit such that you will not re-enter into the same interrupt function.



If you don't do this, your interrupt will get stuck in an infinite ISR call loop. For the Port interrupts, this can be done by writing to the IntClr registers.

# ISR processing inside a FreeRTOS Task

It is a popular scheme to have an ISR quickly exit, and then resume a task or thread to process the event. For example, if we wanted to write a file upon a button press, we don't want to do that inside an ISR because it would take too long and block the system. What we can utilize a **wait on semaphore** design pattern.

What you may argue with the example below is that we do not process the ISR immediately, and therefore delay the processing. But you can tackle this scenario by resuming a HIGHEST priority task. Immediately, after the ISR exits, due to the ISR "yield", FreeRTOS will resume the high priority task immediately rather than servicing another task

```
1 /* Create the semaphore in main() */
```

2 SemaphoreHandle\_t button\_press\_semaphore = NULL;

```
void my_button_press_isr(void) {
       long yield = 0;
 5
       xSemaphoreGiveFromISR(button_press_semaphore, &yield);
 6
       portYIELD_FROM_ISR(yield);
 7
 8 }
  void button_task(void *pvParameter)
11
       while(1) {
12
           if (xSemaphoreTake(button_press_semaphore, portMAX_DELAY)) {
13
               /* Process the interrupt */
14
15
       }
16
17 }
18
  void main(void)
19
20
       button_press_semaphore = xSemaphoreCreateBinary();
21
       /* TODO: Hook up my_button_press_isr() as an interrupt */
22
       /* TODO: Create button_task() and start FreeRTOS scheduler */
23
24 }
```

Code Block 6. Wait on Semaphore ISR design pattern example

# Resources

http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0489b/CACDDJHB.html